| SRN |     |  |  |  | 111 |
|-----|-----|--|--|--|-----|
|     | _1_ |  |  |  |     |



## PES University, Bangalore (Established under Karnataka Act No. 16 of 2013)

UE17CS201

## END SEMESTER ASSESSMENT (ESA) B.TECH. 3rd SEMESTER- Dec. 2018 UE17CS201-Digital Design and Computer Organization

| Ti        | me: | 3 Hrs Answer All Questions Max Marks:                                                                                                                                                                                                                                                                                                                                   | 100 |  |  |  |  |
|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|
| 1.        | a)  | Simplify the following Boolean expression using four variable map: X'Z+W'XY'+W(X'Y+XY')                                                                                                                                                                                                                                                                                 | 6   |  |  |  |  |
|           | b)  | Design 2:4 line decoder with enable input using NAND gate.                                                                                                                                                                                                                                                                                                              | 6   |  |  |  |  |
| - Million | c)  | Implement a full subtractor with two 4x1 MUX.                                                                                                                                                                                                                                                                                                                           | 8   |  |  |  |  |
| 2. [      | a)  | Design 4-bit left and right rotators. Sketch a circuit schematic of your design.                                                                                                                                                                                                                                                                                        |     |  |  |  |  |
|           | b)  | Implement the following functions using a single 16x2 ROM. Use dot notation to indicate the ROM contents.  "X=AB+BC'D+A'B' "Y=AB+BD                                                                                                                                                                                                                                     | 6   |  |  |  |  |
|           | c)  | Design a sequential circuit with two D flip-flops A and B and one input x_in. When x_in=0, the state of the circuit remains the same. When x_in=1, the circuit goes through the state transitions from 00 to 01, to 11, to 10, back to 00 and repeats.                                                                                                                  |     |  |  |  |  |
|           | a)  | Specify the size of a ROM that you could use to program for the 16-bit adder/subtractor with $C_{\rm in}$ and $C_{\rm out}$ .                                                                                                                                                                                                                                           |     |  |  |  |  |
|           | b)  | List and briefly explain three formats of MIPS instruction set.                                                                                                                                                                                                                                                                                                         | 6   |  |  |  |  |
|           | c)  | Consider memory storage of a 32-bit word stored at memory word 42 in a byte-addressable memory  What is the byte address of memory word 42?  What are the bytes addresses that memory word 42 Spans?  Draw the number 0xFF223344 stored at word 42 in both big-endian and little-endian machines. Clearly label the byte address corresponding to each data byte value. | 8   |  |  |  |  |
|           | a)  | Suppose that one of the following control signals in the Single-Cycle MIPS processor has a stuck-at-0 fault, meaning that the signal is always 0, regardless of its intended value. What instructions would malfunction? Why  Reg Write  ALUOp <sub>1</sub> MemWrite                                                                                                    | 6   |  |  |  |  |



Assume that A is the multiplicand and B is the multiplier. A=110101 and B=011011.

ii. Associativity iii. Cache Size

Describe the trade-offs of increasing each of the following cache parameters while keeping the

6

5.

b)

c)

others the same: i. Block size